Using FPGA: Difference between revisions

From ArmadeusWiki
 
(24 intermediate revisions by 2 users not shown)
Line 17: Line 17:
* '''APF6_SP''': [[APF6_SP Interfaces description]]
* '''APF6_SP''': [[APF6_SP Interfaces description]]
* '''OPOS6UL_SP''': [[OPOS6UL_SP Interfaces description]]
* '''OPOS6UL_SP''': [[OPOS6UL_SP Interfaces description]]
* '''OPOS93_SP''': [[OPOS93_SP Interfaces description]]
==== Accessing the FPGA address domain from Linux userspace ====
* [[FPGA_registers_access_from_Linux_userspace_on_APF9328,_APF27_SP,_APF51_SP_and_OPOS6UL_SP | APF9328, APF27_SP, APF51_SP and OPOS6UL_SP]]
* [[FPGA_registers_access_from_Linux_userspace_on_APF6_SP | APF6_SP]]
* [[FPGA_registers_access_from_Linux_userspace_on_OPOS93_SP | OPOS93_SP]]
==== Accessing the FPGA address domain from Linux kernel ====
* [[FPGA_registers_access_from_Linux_kernel_on_OPOS93_SP | OPOS93_SP]]


| width="50%" |
| width="50%" |


===Using Armadeus FPGA===
=== FPGA designing on Armadeus platforms ===
Manage the FPGA from Armadeus distribution.


* Configure the FPGA [[FPGA_loader | from Linux]], [[Target_Software_Installation#FPGA_firmware_test | from U-Boot]], [[PCIe_fpga_load | from PCIe]].
These examples give the basis to make VHDL design for FPGA.
* Flashing FPGA firmware [[Uboot_FPGA_firmware_update_from_Linux | from Linux]], [[Target_Software_Installation#FPGA_firmware_installation | from U-Boot]]
 
* [[FPGA_register | Access the FPGA address domain from Linux]]
*'''APF9328''', '''APF27''', '''APF51''', '''OPOS6UL_SP''':
** [[Simple blinking LED | LED]]
** [[A simple design with Wishbone bus | Complete example with button and led on wishbone bus communication and Linux drivers]]
*'''APF6_SP'''
** [[APF6_SP_FPGA_designing | FPGA designing]]
*'''OPOS93_SP'''
** [[OPOS93_SP_FPGA_designing | FPGA designing]]


|----------------
|----------------
Line 31: Line 46:
| width="50%" |
| width="50%" |


=== Make some examples ===
=== Configuring Armadeus platform's FPGA ===
 
These examples give the basis to make VHDL design for FPGA.
 
* [[Simple blinking LED | LED]]
* [[A simple design with Wishbone bus | Complete example with button and led on wishbone bus communication and Linux drivers]]


'''Platforms'''
* '''APF9328''', '''APF27''', '''APF51''', '''OPOS6UL_SP''': [[APF9328_APF27_APF51_OPOS6UL_SP FPGA_configuration | Configure APF9328, APF27, APF51 or OPOS6UL_SP FPGA]]
* '''APF6_SP''': [[APF6_SP_FPGA_configuration | Configure APF6_SP FPGA]]
* '''OPOS93_SP''': [[OPOS93_SP_FPGA_configuration | Configure OPOS93_SP FPGA]]


'''Tools'''


* [[FPGA_loader | FPGA loader Linux driver]]


| width="50%" |
| width="50%" |
Line 52: Line 68:
* [[Quartus | Quartus Prime (Altera/Intel's free devt tool)]]
* [[Quartus | Quartus Prime (Altera/Intel's free devt tool)]]
* [[Modelsim-Altera | Install Modelsim-Altera (starter edition)]]
* [[Modelsim-Altera | Install Modelsim-Altera (starter edition)]]
'''Efinix'''
* [[Efinity]]


'''Lattice'''
'''Lattice'''

Latest revision as of 17:31, 9 October 2025


Developing on the APF FPGA

FPGA Interfaces

Accessing the FPGA address domain from Linux userspace

Accessing the FPGA address domain from Linux kernel

FPGA designing on Armadeus platforms

These examples give the basis to make VHDL design for FPGA.

Configuring Armadeus platform's FPGA

Platforms

Tools

Design Tools

Description of tools used to simulate, to synthesize, and to download/configure FGPA.

Xilinx

Altera

Efinix

Lattice

Microsemi

Automatize FPGA design making

Peripherals On Demand

For complex projects, POD should be used to simplify design.

FuseSoC

FuseSoC is a builder written in Python used to automatize FPGA constructions

CactusII

Graphical IDE for managing FPGA/ASIC design with IPX-ACT standard.

HDL

VHDL

Verilog

  • Verilator an High speed verilog simulator
  • Icarus Famous open-source verilog simulator
  • SymbiYosys open-source Verilog formal verification

Synthesizable Synchronous HDL

Migen

With migen, it's possible to develop FPGA design in Python then generate Verilog for synthezis.

Chisel

With Chisel, it's possible to develop FPGA design in Scala then generate C++ model for simulation and Verilog model for synthesis. Armadeus system can help you to integrate a Chisel project on Armadeus board.

SpinalHDL

Another HDL generator (VHDL) written in Scala.

Links

Some useful links.

Wishbone

Spartan

CycloneV

OpenSource