Using FPGA: Difference between revisions
(7 intermediate revisions by the same user not shown) | |||
Line 19: | Line 19: | ||
* '''OPOS93_SP''': [[OPOS93_SP Interfaces description]] | * '''OPOS93_SP''': [[OPOS93_SP Interfaces description]] | ||
* [[ | ==== Accessing the FPGA address domain from Linux userspace ==== | ||
* [[FPGA_registers_access_from_Linux_userspace_on_APF9328,_APF27_SP,_APF51_SP_and_OPOS6UL_SP | APF9328, APF27_SP, APF51_SP and OPOS6UL_SP]] | |||
* [[FPGA_registers_access_from_Linux_userspace_on_APF6_SP | APF6_SP]] | |||
* [[FPGA_registers_access_from_Linux_userspace_on_OPOS93_SP | OPOS93_SP]] | |||
==== Accessing the FPGA address domain from Linux kernel ==== | |||
* [[FPGA_registers_access_from_Linux_kernel_on_OPOS93_SP | OPOS93_SP]] | |||
| width="50%" | | | width="50%" | | ||
Line 32: | Line 39: | ||
*'''APF6_SP''' | *'''APF6_SP''' | ||
** [[APF6_SP_FPGA_designing | FPGA designing]] | ** [[APF6_SP_FPGA_designing | FPGA designing]] | ||
*'''OPOS93_SP''' | |||
** [[OPOS93_SP_FPGA_designing | FPGA designing]] | |||
|---------------- | |---------------- | ||
|- style="background:#f4f4f4; color:black; -moz-border-radius:18px;" | |- style="background:#f4f4f4; color:black; -moz-border-radius:18px;" | ||
Line 46: | Line 56: | ||
* [[FPGA_loader | FPGA loader Linux driver]] | * [[FPGA_loader | FPGA loader Linux driver]] | ||
| width="50%" | | | width="50%" | | ||
Line 60: | Line 68: | ||
* [[Quartus | Quartus Prime (Altera/Intel's free devt tool)]] | * [[Quartus | Quartus Prime (Altera/Intel's free devt tool)]] | ||
* [[Modelsim-Altera | Install Modelsim-Altera (starter edition)]] | * [[Modelsim-Altera | Install Modelsim-Altera (starter edition)]] | ||
'''Efinix''' | |||
* [[Efinity]] | |||
'''Lattice''' | '''Lattice''' |
Latest revision as of 17:31, 9 October 2025
Developing on the APF FPGA
FPGA Interfaces
Accessing the FPGA address domain from Linux userspaceAccessing the FPGA address domain from Linux kernel |
FPGA designing on Armadeus platformsThese examples give the basis to make VHDL design for FPGA.
|
Configuring Armadeus platform's FPGAPlatforms
Tools |
Design ToolsDescription of tools used to simulate, to synthesize, and to download/configure FGPA. Xilinx Altera Efinix Lattice Microsemi |
Automatize FPGA design makingPeripherals On DemandFor complex projects, POD should be used to simplify design. FuseSoCFuseSoC is a builder written in Python used to automatize FPGA constructions CactusIIGraphical IDE for managing FPGA/ASIC design with IPX-ACT standard. |
HDLVHDL
Verilog
Synthesizable Synchronous HDLMigenWith migen, it's possible to develop FPGA design in Python then generate Verilog for synthezis. ChiselWith Chisel, it's possible to develop FPGA design in Scala then generate C++ model for simulation and Verilog model for synthesis. Armadeus system can help you to integrate a Chisel project on Armadeus board. SpinalHDLAnother HDL generator (VHDL) written in Scala. |
LinksSome useful links. Wishbone Spartan CycloneV OpenSource |
|